当前位置: X-MOL 学术arXiv.cs.AR › 论文详情
Our official English website, www.x-mol.net, welcomes your feedback! (Note: you will need to create a separate account there.)
Open-Source Synthesizable Analog Blocks for High-Speed Link Designs: 20-GS/s 5b ENOB Analog-to-Digital Converter and 5-GHz Phase Interpolator
arXiv - CS - Hardware Architecture Pub Date : 2020-09-18 , DOI: arxiv-2009.09077
Sung-Jin Kim, Zachary Myers, Steven Herbst, ByongChan Lim, Mark Horowitz

Using digital standard cells and digital place-and-route (PnR) tools, we created a 20 GS/s, 8-bit analog-to-digital converter (ADC) for use in high-speed serial link applications with an ENOB of 5.6, a DNL of 0.96 LSB, and an INL of 2.39 LSB, which dissipated 175 mW in 0.102 mm2 in a 16nm technology. The design is entirely described by HDL so that it can be ported to other processes with minimal effort and shared as open source.

中文翻译:

用于高速链路设计的开源可综合模拟模块:20-GS/s 5b ENOB 模数转换器和 5-GHz 相位内插器

使用数字标准单元和数字布局布线 (PnR) 工具,我们创建了一个 20 GS/s、8 位模数转换器 (ADC),用于 ENOB 为 5.6 的高速串行链路应用、0.96 LSB 的 DNL 和 2.39 LSB 的 INL,在 16nm 技术中在 0.102 mm2 中耗散了 175 mW。该设计完全由 HDL 描述,因此它可以以最少的努力移植到其他进程并作为开源共享。
更新日期:2020-09-22
down
wechat
bug